“Low-Latency Hardware Masking With Application to AES”. IACR Transactions on Cryptographic Hardware and Embedded Systems 2020, no. 2 (March 2, 2020): 300–326. Accessed November 27, 2024. https://ojs.ub.ruhr-uni-bochum.de/index.php/TCHES/article/view/8553.